Implement Log
Created on 0:05:38 02.08.2013
InputFile = e:/prog/pcie_ds_dma/trunk/projects/sp605_lx45t_wishbone/implement/xie4.ini
The existing ucf file 'e:/prog/pcie_ds_dma/trunk/projects/sp605_lx45t_wishbone/implement/ver1/rev1/sp605_lx45t_wishbone.ucf' has been overwritten by 'e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\top\sp605_lx45t_wishbone.ucf'
The old version of the file has been backed up as 'e:/prog/pcie_ds_dma/trunk/projects/sp605_lx45t_wishbone/implement/ver1/rev1/sp605_lx45t_wishbone_backup3.ucf'
Executing "C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\ngdbuild.exe" -p 6SLX45TFGG484-3 -aul -sd "e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\wishbone\coregen" -sd "e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\pcie_src\components\coregen" -sd "e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\synthesis" -sd "e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\compile" -sd "e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src" -uc "sp605_lx45t_wishbone.ucf" "sp605_lx45t_wishbone.ngc" "sp605_lx45t_wishbone.ngd"
Release 14.5 - ngdbuild P.58f (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
Command Line: C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\unwrapped\ngdbuild.exe -p
6SLX45TFGG484-3 -aul -sd
e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\wishbone\coregen -sd
e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\pcie_src\components\
coregen -sd e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\synthesis
-sd e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\compile -sd
e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src -uc
sp605_lx45t_wishbone.ucf sp605_lx45t_wishbone.ngc sp605_lx45t_wishbone.ngd
Reading NGO file
"E:/prog/pcie_ds_dma/trunk/projects/sp605_lx45t_wishbone/implement/ver1/rev1/sp6
05_lx45t_wishbone.ngc" ...
Loading design module
"e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\pcie_src\components
\coregen/ctrl_fifo64x34fw.ngc"...
Loading design module
"e:\prog\pcie_ds_dma\trunk\projects\sp605_lx45t_wishbone\src\pcie_src\components
\coregen/ctrl_fifo64x37st.ngc"...
Gathering constraint information from source properties...
Done.
Annotating constraints to design from ucf file "sp605_lx45t_wishbone.ucf" ...
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_rx/brams[3].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_rx/brams[2].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_rx/brams[1].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_rx/brams[0].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_tx/brams[3].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_tx/brams[2].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_tx/brams[1].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
NgdBuild - The value of SIM_DEVICE on instance
'WB_SOPC/PCIE_CORE64_WB/CORE/ep/pcie_bram_top/pcie_brams_tx/brams[0].ram/ramb
16' of type RAMB16BWER has been changed from 'SPARTAN3ADSP' to 'SPARTAN6' to
correct post-ngdbuild and timing simulation for this primitive. In order for
functional simulation to be correct, the value of SIM_DEVICE should be
changed in this same manner in the source netlist or constraint file.
Resolving constraint associations...
Checking Constraint Associations...
INFO:ConstraintSystem:59 - Constraint <INST
cl_s6pcie_m2_i/GT_i/tile0_gtpa1_dual_wrapper_i/gtpa1_dual_i LOC =
GTPA1_DUAL_X0Y1;> [sp605_lx45t_wishbone.ucf(111)]: INST
"cl_s6pcie_m2_i/GT_i/tile0_gtpa1_dual_wrapper_i/gtpa1_dual_i" not found.
Please verify that:
1. The specified design element actually exists in the original design.
2. The specified object is spelled correctly in the constraint source file.
ConstraintSystem - A target design object for the Locate constraint
'<INST cl_s6pcie_m2_i/GT_i/tile0_gtpa1_dual_wrapper_i/gtpa1_dual_i LOC =
GTPA1_DUAL_X0Y1;> [sp605_lx45t_wishbone.ucf(111)]' could not be found and so
the Locate constraint will be removed.
ConstraintSystem - Constraint <NET sys_clk_p TNM_NET = GT_REFCLK_OUT;>
[sp605_lx45t_wishbone.ucf(141)] was not distributed to the output pin
GTPCLKOUT0<0> of block gtpa1_dual_i because the signal path to this output
pin depends upon block attribute settings. Constraint distribution does not
support attribute dependent distribution.
INFO:ConstraintSystem:178 - TNM 'GT_REFCLK_OUT', used in period specification
'TS_GT_REFCLK_OUT', was traced into BUFIO2 instance gt_refclk_bufio2. The
following new TNM groups and period specifications were generated at the
BUFIO2 output(s):
DIVCLK: <TIMESPEC TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf = PERIOD
"WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf" TS_GT_REFCLK_OUT HIGH 50%>
INFO:ConstraintSystem:178 - TNM 'WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf',
used in period specification
'TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf', was traced into PLL_ADV
instance PLL_ADV. The following new TNM groups and period specifications were
generated at the PLL_ADV output(s):
CLKOUT1: <TIMESPEC TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_125 = PERIOD
"WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_125"
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf HIGH 50%>
INFO:ConstraintSystem:178 - TNM 'WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf',
used in period specification
'TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf', was traced into PLL_ADV
instance PLL_ADV. The following new TNM groups and period specifications were
generated at the PLL_ADV output(s):
CLKOUT0: <TIMESPEC TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_250 = PERIOD
"WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_250"
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf / 2 HIGH 50%>
INFO:ConstraintSystem:178 - TNM 'WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf',
used in period specification
'TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf', was traced into PLL_ADV
instance PLL_ADV. The following new TNM groups and period specifications were
generated at the PLL_ADV output(s):
CLKOUT2: <TIMESPEC TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_62_5 = PERIOD
"WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_62_5"
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf / 0.5 HIGH 50%>
Done...
Checking expanded design ...
NgdBuild:452 - logical net 'WB_SOPC/TEST_CHECK/sv_wb_burst_control<0>'
has no driver
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
NGDBUILD Design Results Summary:
Number of errors: 0
Number of warnings: 1524
Writing NGD file "sp605_lx45t_wishbone.ngd" ...
Total REAL time to NGDBUILD completion: 8 sec
Total CPU time to NGDBUILD completion: 8 sec
Writing NGDBUILD log file "sp605_lx45t_wishbone.bld"...
NGDBUILD done.
Executing "C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\map.exe" -p 6SLX45TFGG484-3 -o "map.ncd" -pr b -ol high -ignore_keep_hierarchy -ir off -xe n -t 1 -xt 0 -r 4 -global_opt off -lc auto -power off -mt off "sp605_lx45t_wishbone.ngd" "sp605_lx45t_wishbone.pcf"
Release 14.5 - Map P.58f (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
Using target part "6slx45tfgg484-3".
vvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvv
INFO:Security:54 - 'xc6slx45t' is a WebPack part.
Security:42 - Your software subscription period has lapsed. Your current
Xilinx software updates or new releases.
----------------------------------------------------------------------
Mapping design into LUTs...
Writing file map.ngm...
Running directed packing...
Running delay-based LUT packing...
Updating timing models...
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
(.mrp).
Running timing-driven placement...
Total REAL time at the beginning of Placer: 14 secs
Total CPU time at the beginning of Placer: 13 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:ffb69e02) REAL time: 16 secs
Phase 2.7 Design Feasibility Check
Phase 2.7 Design Feasibility Check (Checksum:ffb69e02) REAL time: 17 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:beffd642) REAL time: 17 secs
Phase 4.2 Initial Placement for Architecture Specific Features
Phase 4.2 Initial Placement for Architecture Specific Features
(Checksum:1d9ac837) REAL time: 31 secs
Phase 5.36 Local Placement Optimization
Phase 5.36 Local Placement Optimization (Checksum:1d9ac837) REAL time: 31 secs
Phase 6.30 Global Clock Region Assignment
Phase 6.30 Global Clock Region Assignment (Checksum:1d9ac837) REAL time: 31 secs
Phase 7.3 Local Placement Optimization
Phase 7.3 Local Placement Optimization (Checksum:1d9ac837) REAL time: 32 secs
Phase 8.5 Local Placement Optimization
Phase 8.5 Local Placement Optimization (Checksum:1d9ac837) REAL time: 32 secs
Phase 9.8 Global Placement
.
..
..............
.
...............
................
.
...
..
...............
.
....................
...................
.
...................
...................
.
..
Phase 9.8 Global Placement (Checksum:ee198dac) REAL time: 39 secs
Phase 10.5 Local Placement Optimization
Phase 10.5 Local Placement Optimization (Checksum:ee198dac) REAL time: 39 secs
Phase 11.18 Placement Optimization
Phase 11.18 Placement Optimization (Checksum:d94e8ea4) REAL time: 44 secs
Phase 12.5 Local Placement Optimization
Phase 12.5 Local Placement Optimization (Checksum:d94e8ea4) REAL time: 44 secs
Phase 13.34 Placement Validation
Phase 13.34 Placement Validation (Checksum:f0a58b1a) REAL time: 44 secs
Total REAL time to Placer completion: 44 secs
Total CPU time to Placer completion: 43 secs
Running post-placement packing...
Writing output files...
Design Summary:
Number of errors: 0
Number of warnings: 41
Slice Logic Utilization:
Number of Slice Registers: 1,970 out of 54,576 3%
Number used as Flip Flops: 1,970
Number used as Latches: 0
Number used as Latch-thrus: 0
Number used as AND/OR logics: 0
Number of Slice LUTs: 2,166 out of 27,288 7%
Number used as logic: 1,737 out of 27,288 6%
Number using O6 output only: 979
Number using O5 output only: 289
Number using O5 and O6: 469
Number used as ROM: 0
Number used as Memory: 315 out of 6,408 4%
Number used as Dual Port RAM: 210
Number using O6 output only: 204
Number using O5 output only: 0
Number using O5 and O6: 6
Number used as Single Port RAM: 94
Number using O6 output only: 70
Number using O5 output only: 11
Number using O5 and O6: 13
Number used as Shift Register: 11
Number using O6 output only: 11
Number using O5 output only: 0
Number using O5 and O6: 0
Number used exclusively as route-thrus: 114
Number with same-slice register load: 103
Number with same-slice carry load: 11
Number with other load: 0
Slice Logic Distribution:
Number of occupied Slices: 828 out of 6,822 12%
Number of MUXCYs used: 428 out of 13,644 3%
Number of LUT Flip Flop pairs used: 2,541
Number with an unused Flip Flop: 930 out of 2,541 36%
Number with an unused LUT: 375 out of 2,541 14%
Number of fully used LUT-FF pairs: 1,236 out of 2,541 48%
Number of unique control sets: 137
Number of slice register sites lost
to control set restrictions: 520 out of 54,576 1%
A LUT Flip Flop pair for this architecture represents one LUT paired with
one Flip Flop within a slice. A control set is a unique combination of
clock, reset, set, and enable signals for a registered element.
The Slice Logic Distribution report is not meaningful if the design is
over-mapped for a non-slice resource or if Placement fails.
IO Utilization:
Number of bonded IOBs: 5 out of 296 1%
Number of LOCed IOBs: 5 out of 5 100%
Number of bonded IPADs: 4 out of 16 25%
Number of LOCed IPADs: 2 out of 4 50%
Number of bonded OPADs: 2 out of 8 25%
Number of LOCed OPADs: 2 out of 2 100%
Specific Feature Utilization:
Number of RAMB16BWERs: 19 out of 116 16%
Number of RAMB8BWERs: 0 out of 232 0%
Number of BUFIO2/BUFIO2_2CLKs: 1 out of 32 3%
Number used as BUFIO2s: 1
Number used as BUFIO2_2CLKs: 0
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
Number of BUFG/BUFGMUXs: 4 out of 16 25%
Number used as BUFGs: 4
Number used as BUFGMUX: 0
Number of DCM/DCM_CLKGENs: 0 out of 8 0%
Number of ILOGIC2/ISERDES2s: 0 out of 376 0%
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 376 0%
Number of OLOGIC2/OSERDES2s: 0 out of 376 0%
Number of BSCANs: 0 out of 4 0%
Number of BUFHs: 0 out of 256 0%
Number of BUFPLLs: 0 out of 8 0%
Number of BUFPLL_MCBs: 0 out of 4 0%
Number of DSP48A1s: 0 out of 58 0%
Number of GTPA1_DUALs: 1 out of 2 50%
Number of ICAPs: 0 out of 1 0%
Number of MCBs: 0 out of 2 0%
Number of PCIE_A1s: 1 out of 1 100%
Number of PCILOGICSEs: 0 out of 2 0%
Number of PLL_ADVs: 1 out of 4 25%
Number of PMVs: 0 out of 1 0%
Number of STARTUPs: 0 out of 1 0%
Number of SUSPEND_SYNCs: 0 out of 1 0%
Average Fanout of Non-Clock Nets: 3.39
Peak Memory Usage: 366 MB
Total REAL time to MAP completion: 47 secs
Total CPU time to MAP completion: 47 secs
Mapping completed.
See MAP report file "map.mrp" for details.
Executing "C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\par.exe" -w -ol high -p -xe n -mt off map.ncd "sp605_lx45t_wishbone.ncd" "sp605_lx45t_wishbone.pcf"
Release 14.5 - par P.58f (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
Constraints file: sp605_lx45t_wishbone.pcf.
Loading device for application Rf_Device from file '6slx45t.nph' in environment C:\Xilinx\14.5\ISE_DS\ISE\.
"sp605_lx45t_wishbone" is an NCD, version 3.2, device xc6slx45t, package fgg484, speed -3
vvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvvv
INFO:Security:54 - 'xc6slx45t' is a WebPack part.
Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue
to function, but you no longer qualify for Xilinx software updates or new releases.
----------------------------------------------------------------------
Par:381 - One or more of the following switches -p and -r is not supported for this architecture. PAR will
ignore the switch and processing will continue
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
Device speed data version: "PRODUCTION 1.23 2013-03-26".
Device Utilization Summary:
Slice Logic Utilization:
Number of Slice Registers: 1,970 out of 54,576 3%
Number used as Flip Flops: 1,970
Number used as Latches: 0
Number used as Latch-thrus: 0
Number used as AND/OR logics: 0
Number of Slice LUTs: 2,166 out of 27,288 7%
Number used as logic: 1,737 out of 27,288 6%
Number using O6 output only: 979
Number using O5 output only: 289
Number using O5 and O6: 469
Number used as ROM: 0
Number used as Memory: 315 out of 6,408 4%
Number used as Dual Port RAM: 210
Number using O6 output only: 204
Number using O5 output only: 0
Number using O5 and O6: 6
Number used as Single Port RAM: 94
Number using O6 output only: 70
Number using O5 output only: 11
Number using O5 and O6: 13
Number used as Shift Register: 11
Number using O6 output only: 11
Number using O5 output only: 0
Number using O5 and O6: 0
Number used exclusively as route-thrus: 114
Number with same-slice register load: 103
Number with same-slice carry load: 11
Number with other load: 0
Slice Logic Distribution:
Number of occupied Slices: 828 out of 6,822 12%
Number of MUXCYs used: 428 out of 13,644 3%
Number of LUT Flip Flop pairs used: 2,541
Number with an unused Flip Flop: 930 out of 2,541 36%
Number with an unused LUT: 375 out of 2,541 14%
Number of fully used LUT-FF pairs: 1,236 out of 2,541 48%
Number of slice register sites lost
to control set restrictions: 0 out of 54,576 0%
A LUT Flip Flop pair for this architecture represents one LUT paired with
one Flip Flop within a slice. A control set is a unique combination of
clock, reset, set, and enable signals for a registered element.
The Slice Logic Distribution report is not meaningful if the design is
over-mapped for a non-slice resource or if Placement fails.
IO Utilization:
Number of bonded IOBs: 5 out of 296 1%
Number of LOCed IOBs: 5 out of 5 100%
Number of bonded IPADs: 4 out of 16 25%
Number of LOCed IPADs: 2 out of 4 50%
Number of bonded OPADs: 2 out of 8 25%
Number of LOCed OPADs: 2 out of 2 100%
Specific Feature Utilization:
Number of RAMB16BWERs: 19 out of 116 16%
Number of RAMB8BWERs: 0 out of 232 0%
Number of BUFIO2/BUFIO2_2CLKs: 1 out of 32 3%
Number used as BUFIO2s: 1
Number used as BUFIO2_2CLKs: 0
Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%
Number of BUFG/BUFGMUXs: 4 out of 16 25%
Number used as BUFGs: 4
Number used as BUFGMUX: 0
Number of DCM/DCM_CLKGENs: 0 out of 8 0%
Number of ILOGIC2/ISERDES2s: 0 out of 376 0%
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 376 0%
Number of OLOGIC2/OSERDES2s: 0 out of 376 0%
Number of BSCANs: 0 out of 4 0%
Number of BUFHs: 0 out of 256 0%
Number of BUFPLLs: 0 out of 8 0%
Number of BUFPLL_MCBs: 0 out of 4 0%
Number of DSP48A1s: 0 out of 58 0%
Number of GTPA1_DUALs: 1 out of 2 50%
Number of ICAPs: 0 out of 1 0%
Number of MCBs: 0 out of 2 0%
Number of PCIE_A1s: 1 out of 1 100%
Number of PCILOGICSEs: 0 out of 2 0%
Number of PLL_ADVs: 1 out of 4 25%
Number of PMVs: 0 out of 1 0%
Number of STARTUPs: 0 out of 1 0%
Number of SUSPEND_SYNCs: 0 out of 1 0%
Overall effort level (-ol): High
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 8 secs
Finished initial Timing Analysis. REAL time: 8 secs
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMB_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMC_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMC_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMC_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMA_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMB_DPO has
no load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O has no
load. PAR will not attempt to route this signal.
Par:288 - The signal
WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O has no
load. PAR will not attempt to route this signal.
Starting Router
Phase 1 : 14225 unrouted; REAL time: 9 secs
Phase 2 : 10684 unrouted; REAL time: 11 secs
Phase 3 : 4116 unrouted; REAL time: 25 secs
Phase 4 : 4116 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 27 secs
Updating file: sp605_lx45t_wishbone.ncd with current fully routed design.
Phase 5 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Phase 6 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Phase 7 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Phase 8 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Phase 9 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Phase 10 : 0 unrouted; (Setup:0, Hold:0, Component Switching Limit:0) REAL time: 39 secs
Total REAL time to Router completion: 40 secs
Total CPU time to Router completion: 40 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
|WB_SOPC/PCIE_CORE64_ | | | | | |
| WB/clk | BUFGMUX_X2Y2| No | 431 | 0.054 | 1.274 |
+---------------------+--------------+------+------+------------+-------------+
| WB_SOPC/s_wb_clk | BUFGMUX_X2Y3| No | 277 | 0.041 | 1.274 |
+---------------------+--------------+------+------+------------+-------------+
|WB_SOPC/PCIE_CORE64_ | | | | | |
| WB/CORE/ep/mgt_clk | BUFGMUX_X2Y4| No | 3 | 0.082 | 1.311 |
+---------------------+--------------+------+------+------------+-------------+
|WB_SOPC/PCIE_CORE64_ | | | | | |
|WB/CORE/ep/mgt_clk_2 | | | | | |
| x | BUFGMUX_X3Y13| No | 2 | 0.009 | 1.311 |
+---------------------+--------------+------+------+------------+-------------+
|refclk_ibuf_ML_IBUF2 | | | | | |
| | Local| | 1 | 0.000 | 0.002 |
+---------------------+--------------+------+------+------------+-------------+
|refclk_ibuf_ML_IBUF1 | | | | | |
| | Local| | 1 | 0.000 | 0.002 |
+---------------------+--------------+------+------+------------+-------------+
| s_clk_125MHz | Local| | 1 | 0.000 | 0.001 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
* The fanout is the number of component pins not the individual BEL loads,
for example SLICE loads not FF loads.
Timing Score: 0 (Setup: 0, Hold: 0, Component Switching Limit: 0)
Number of Timing Constraints that were not applied: 3
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_125 | SETUP | 4.126ns| 3.874ns| 0| 0
= PERIOD TIMEGRP "WB_SOPC_PCIE_C | HOLD | 0.244ns| | 0| 0
ORE64_WB_CORE_ep_clk_125" TS_WB_S | MINPERIOD | 0.000ns| 8.000ns| 0| 0
OPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf | | | | |
HIGH 50% | | | | |
----------------------------------------------------------------------------------------------------------
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_62_ | SETUP | 8.927ns| 7.073ns| 0| 0
5 = PERIOD TIMEGRP "WB_SOPC_PCIE_ | HOLD | 0.258ns| | 0| 0
CORE64_WB_CORE_ep_clk_62_5" TS_WB | MINPERIOD | 0.000ns| 16.000ns| 0| 0
_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_bu | | | | |
f / 0.5 HIGH 50% | | | | |
----------------------------------------------------------------------------------------------------------
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_clk_250 | MINPERIOD | 0.875ns| 3.125ns| 0| 0
= PERIOD TIMEGRP "WB_SOPC_PCIE_C | | | | |
ORE64_WB_CORE_ep_clk_250" TS_WB_S | | | | |
OPC_PCIE_CORE64_WB_CORE_ep_gt_refclk_buf | | | | |
/ 2 HIGH 50% | | | | |
----------------------------------------------------------------------------------------------------------
TS_WB_SOPC_PCIE_CORE64_WB_CORE_ep_gt_refc | MINLOWPULSE | 4.666ns| 3.334ns| 0| 0
lk_buf = PERIOD TIMEGRP "WB_SOPC_ | | | | |
PCIE_CORE64_WB_CORE_ep_gt_refclk_buf" TS_ | | | | |
GT_REFCLK_OUT HIGH 50% | | | | |
----------------------------------------------------------------------------------------------------------
TS_GT_REFCLK_OUT = PERIOD TIMEGRP "GT_REF | MINPERIOD | 4.875ns| 3.125ns| 0| 0
CLK_OUT" 8 ns HIGH 50% | | | | |
----------------------------------------------------------------------------------------------------------
TS_WB_CLK = PERIOD TIMEGRP "WB_CLK" 30 ns | SETUP | 21.674ns| 8.326ns| 0| 0
HIGH 50% | HOLD | 0.376ns| | 0| 0
----------------------------------------------------------------------------------------------------------
Derived Constraint Report
Review Timing Report for more details on the following derived constraints.
To create a Timing Report, run "trce -v 12 -fastpaths -o design_timing_report design.ncd design.pcf"
or "Run Timing Analysis" from Timing Analyzer (timingan).
Derived Constraints for TS_GT_REFCLK_OUT
+-------------------------------+-------------+-------------+-------------+-------------+-------------+-------------+-------------+
| | Period | Actual Period | Timing Errors | Paths Analyzed |
| Constraint | Requirement |-------------+-------------|-------------+-------------|-------------+-------------|
| | | Direct | Derivative | Direct | Derivative | Direct | Derivative |
+-------------------------------+-------------+-------------+-------------+-------------+-------------+-------------+-------------+
|TS_GT_REFCLK_OUT | 8.000ns| 3.125ns| 8.000ns| 0| 0| 0| 11387|
| TS_WB_SOPC_PCIE_CORE64_WB_CORE| 8.000ns| 3.334ns| 8.000ns| 0| 0| 0| 11387|
| _ep_gt_refclk_buf | | | | | | | |
| TS_WB_SOPC_PCIE_CORE64_WB_COR| 8.000ns| 8.000ns| N/A| 0| 0| 45| 0|
| E_ep_clk_125 | | | | | | | |
| TS_WB_SOPC_PCIE_CORE64_WB_COR| 16.000ns| 16.000ns| N/A| 0| 0| 11342| 0|
| E_ep_clk_62_5 | | | | | | | |
| TS_WB_SOPC_PCIE_CORE64_WB_COR| 4.000ns| 3.125ns| N/A| 0| 0| 0| 0|
| E_ep_clk_250 | | | | | | | |
+-------------------------------+-------------+-------------+-------------+-------------+-------------+-------------+-------------+
All constraints were met.
Generating Pad Report.
All signals are completely routed.
Par:283 - There are 41 loadless signals in this design. This design will cause Bitgen to issue DRC warnings.
Total REAL time to PAR completion: 41 secs
Total CPU time to PAR completion: 41 secs
Peak Memory Usage: 333 MB
Placer: Placement generated during map.
Routing: Completed - No errors found.
Timing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 44
Number of info messages: 0
Writing design to file sp605_lx45t_wishbone.ncd
PAR done!
Executing "C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\trce.exe" -e 3 -s 3 -n 3 -fastpaths "sp605_lx45t_wishbone.ncd" "sp605_lx45t_wishbone.pcf" -o "sp605_lx45t_wishbone_postpar.twr"
Release 14.5 - Trace (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
Loading device for application Rf_Device from file '6slx45t.nph' in environment
C:\Xilinx\14.5\ISE_DS\ISE\.
"sp605_lx45t_wishbone" is an NCD, version 3.2, device xc6slx45t, package
fgg484, speed -3
--------------------------------------------------------------------------------
Release 14.5 Trace (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\unwrapped\trce.exe -e 3 -s 3 -n 3 -fastpaths
sp605_lx45t_wishbone.ncd sp605_lx45t_wishbone.pcf -o
sp605_lx45t_wishbone_postpar.twr
Design file: sp605_lx45t_wishbone.ncd
Physical constraint file: sp605_lx45t_wishbone.pcf
Device,speed: xc6slx45t,-3 (PRODUCTION 1.23 2013-03-26)
Report level: error report
--------------------------------------------------------------------------------
INFO:Timing:3412 - To improve timing, see the Timing Closure User Guide (UG612).
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths option. All paths that are not constrained will be reported in
the unconstrained paths section(s) of the report.
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on a 50 Ohm transmission line loading model. For the details of
this model, and for more information on accounting for different loading conditions, please see the device datasheet.
Timing summary:
---------------
Timing errors: 0 Score: 0 (Setup/Max: 0, Hold: 0)
Constraints cover 37648 paths, 0 nets, and 11063 connections
Design statistics:
Minimum period: 16.000ns (Maximum frequency: 62.500MHz)
Analysis completed Fri Aug 02 00:05:04 2013
--------------------------------------------------------------------------------
Generating Report ...
Number of warnings: 0
Number of info messages: 3
Total time: 8 secs
Executing "C:\Xilinx\14.5\ISE_DS\ISE\bin\nt\bitgen.exe" -intstyle ise -f "sp605_lx45t_wishbone.ut" "sp605_lx45t_wishbone.ncd" "sp605_lx45t_wishbone" "sp605_lx45t_wishbone.pcf"
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMB_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMC_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMC_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMC_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMA_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMB_DPO> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM12_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo1_cmpl/U0/xst_fifo_generator/gconvfifo.rf
/grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/rx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM6_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM9_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM10_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM8_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM7_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM4_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM3_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM2_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM5_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM11_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
PhysDesignRules:367 - The signal
<WB_SOPC/PCIE_CORE64_WB/CORE/tx/fifo0_reg/U0/xst_fifo_generator/gconvfifo.rf/
grf.rf/gntv_or_sync_fifo.mem/gdm.dm/Mram_RAM1_RAMD_O> is incomplete. The
signal does not drive any load pins in the design.
Implementation ver1->rev1: 0 error(s), 1610 warning(s)
Implementation ended with warning(s).